发明名称 Clock scaling to optimize PLL clock generation accuracy
摘要 A method and system for scaling a phase lock loop (PLL) based clock, includes: selecting a clock frequency; selecting a reference frequency, multipliers, and an output divider for an output frequency of a PLL, where the output frequency is higher than the clock frequency; applying the multipliers and the output divider to the reference frequency to generate the output frequency, outputted to a programmable logic chip; and applying a counter factor to the output frequency by the programmable logic chip to generate the clock frequency. By scaling the reference frequency in more than one step, the middle ranges of the multipliers are widened, allowing for a greater granularity of control over the increments by which the reference frequency can be adjusted. Smaller frequency errors result. The printer emulator utilizing the present invention has a set of more exactly generated clock frequencies that emulate a variety of printer speeds and resolutions.
申请公布号 US7289000(B2) 申请公布日期 2007.10.30
申请号 US20050131621 申请日期 2005.05.18
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 HANNA STEPHEN DALE
分类号 H03B1/00;H03L7/00 主分类号 H03B1/00
代理机构 代理人
主权项
地址