发明名称 Void-free low K dielectric composite layer between metal lines in integrated circuit structure
摘要 A composite layer of low k silicon oxide dielectric material is formed on an oxide layer of an integrated circuit structure on a semiconductor substrate having closely spaced apart metal lines thereon. The composite layer of low k silicon oxide dielectric material exhibits void-free deposition properties in high aspect ratio regions between the closely spaced apart metal lines, deposition rates in other regions comparable to standard k silicon oxide, and reduced via poisoning characteristics. The composite layer of low k silicon oxide dielectric material is formed by depositing, in high aspect ratio regions between closely spaced apart metal lines, a first layer of low k silicon oxide dielectric material exhibiting void-free deposition properties until the resulting deposition of low k silicon oxide dielectric material reaches the level of the top of the metal lines on the oxide layer. A second layer of low k silicon oxide dielectric material, having a faster deposition rate than the first layer, is then deposited over the first layer up to the desired overall thickness of the low k silicon oxide dielectric layer. In a preferred embodiment, the steps to form the resulting composite layer of low k silicon oxide dielectric material are all carried out in a single vacuum processing apparatus without removal of the substrate from the vacuum apparatus. <IMAGE>
申请公布号 EP1094508(A2) 申请公布日期 2001.04.25
申请号 EP20000122684 申请日期 2000.10.18
申请人 LSI LOGIC CORPORATION 发明人 CATABAY, WILBUR G.;SCHINELLA, RICHARD
分类号 H01L21/768;H01L21/314;H01L21/316;H01L23/522 主分类号 H01L21/768
代理机构 代理人
主权项
地址