发明名称 Compressed memory address parity checking apparatus and method
摘要 A compressed memory address parity (CMAP) checking apparatus for checking the parity of data read from a data memory comprising a low capacity auxiliary memory with 2N address spaces and an adaptive auxiliary memory addressing scheme to reduce the amount of memory required to perform parity checking. When data is stored in the data memory at an address MA having M bits, (M-N) bits of the data memory address together with one or more parity bits generated from the data stored in the data memory is stored in the auxiliary memory at an address given by the remaining N bits of the data memory address. When data is read from an address MA in the data memory, the (M-N) bits at the address N in the auxiliary memory is compared with the corresponding (M-N) bits in the data memory address. If there is a match, the one or more parity bits stored in the auxiliary memory are read. If there is no match, the one or more parity bits generated from the data read from the data memory are used and the data and one or more parity bits in the auxiliary memory are updated, the data comprising the most recently used M bits of the data memory address.
申请公布号 US5477553(A) 申请公布日期 1995.12.19
申请号 US19940279484 申请日期 1994.07.22
申请人 PROFESSIONAL COMPUTER SYSTEMS, INC. 发明人 KONG, EDMUND Y.
分类号 G06F11/10;(IPC1-7):G06F11/10 主分类号 G06F11/10
代理机构 代理人
主权项
地址
您可能感兴趣的专利