发明名称 High-throughput interconnect allowing bus transactions based on partial access requests
摘要 A high throughput memory access interface is provided. The interface includes features which provide higher data transfer rates between system memory and video/graphics or audio adapters than is possible using standard local bus architectures, such as PCI or ISA. The interface allows memory access requests to be performed in such a manner that only portions of an access request are required to be transmitted to the target device for certain bus transactions. Each access request includes command bits, address bits, and length bits. In the initiating device, each access request is separated into three segments, which are stored in separate registers in both the initiating device and the target device. Only the segment which contains the lowest order address bits and the length bits is required by the target device to initiate the bus transaction. Thus, if either of the other two segments has not changed since the previous access request, then such segment or segments are not transmitted to the target. If such segment or segments have changed since the previous access request, then they are provided to the target only for purposes of updating state in the target. Access requests may optionally be provided to the target on a separate port from the port used to transmit data in response to access requests.
申请公布号 US5911051(A) 申请公布日期 1999.06.08
申请号 US19960721686 申请日期 1996.09.27
申请人 INTEL CORPORATION 发明人 CARSON, DAVID G.;HAYEK, GEORGE R.;BAXTER, BRENT S.;CASE, COLYN;MEINERTH, KIM A.;LANGENDORF, BRIAN K.
分类号 G06F13/16;(IPC1-7):G06F13/14 主分类号 G06F13/16
代理机构 代理人
主权项
地址