发明名称 Memory device and sense amplifier control device
摘要 A memory device having a smaller circuit area but efficiently used is provided. A plurality of main word lines (MWL) extending in a row direction are connected through respective bank latches (BL) to a single global word line (GWL) extending across banks (BANK0, BANK1). Selective activation of an enable signal (BLE) and the global word line (GWL) selects one of the bank latches (BL) to selectively activate an associated main word line (MWL). This state is held by the selected bank latch (BL) after the enable signal (BLE) is inactivated. Then, another enable signal (BLE) is activated to selectively activate another main word line (MWL). Sub-decoders (SD) connected to the main word lines (MWL) are selected independently of each other to independently activate word lines (WL) for each bank (BANK).
申请公布号 US5910927(A) 申请公布日期 1999.06.08
申请号 US19970931525 申请日期 1997.09.16
申请人 MITSUBISHI DENKI KABUSHIKI KAISHA 发明人 HAMAMOTO, TAKESHI;TSUKUDE, MASAKI
分类号 G11C11/41;G11C7/06;G11C8/10;G11C8/12;G11C8/14;G11C11/401;G11C11/407;H01L21/8242;H01L27/108;(IPC1-7):G11C8/00 主分类号 G11C11/41
代理机构 代理人
主权项
地址