发明名称 Digitale Datenspeichervorrichtung
摘要 1,211,857. Digital data storage; error prevention. INTERNATIONAL COMPUTERS Ltd. 23 July, 1968 [28 July, 1967], No. 34723/67. Heading G4C. [Also in Division H3] In a digital data storage apparatus for reading elements of data items concurrently from a plurality of channels into a corresponding plurality of register stages respectively, the elements of a single item occurring concurrently and the elements of successive items occurring in succession in their respective channels at a first predetermined frequency, there are provided a pulse generator arranged to generate pulses at a second higher frequency, a clock train selecting network arranged to produce from the pulses at said second frequency a train of clock pulses at said first frequency, means responsive to the clock pulses to produce a first signal having a value dependent upon said first frequency, delay means responsive jointly to a second signal derived in response to the registration of the earliest-occurring element of a data item by a register stage and to said first signal to produce an output signal after a time delay less than the time period between successive clock pulses and means for reading out elements of a data item in parallel from all the register stages in response to said output signal. In an arrangement as shown to compensate for skew and other timing errors in a dynamic digital data storage apparatus signals from read/write heads 11 disposed transversely across the path of a magnetic tape 10 are passed by way of detector circuitry 12, 13 to flip-flop staticizers 14 the outputs of which are OR-ed at 17 to energize a delay circuit 18 (see Division H3 Abridgment) whereby after a variable delay as determined by the current on line 22 AND gates 15 are opened to pass the signals representing the character just read to a register 16. The apparatus can handle three recording densities (200, 556 and 800 characters per inch) which are selected manually or under programme control by a unit 26. This unit controls the operating frequency of a freerunning relaxation oscillator 23 (see Division H3 Abridgment) and the divide factor of a frequency divider 25 whereby pulses from a counter 24 are applied to a one shot 27 at a frequency corresponding to the frequency of characters at the heads 11. This pulse frequency is converted to a current by converter 28 for application to the delay circuit 18. The pulses from counter 24 may be utilized for driving write circuits 29. Data may be recorded by the N R Z method.
申请公布号 DE1774623(A1) 申请公布日期 1972.01.27
申请号 DE19681774623 申请日期 1968.07.29
申请人 ENGLISH ELECTRIC COMPUTERS LTD. 发明人 PASSMORE RANDALL,CHARLES;WILLIAMS,JOHN
分类号 G06F3/06;G11B20/10;G11B20/16 主分类号 G06F3/06
代理机构 代理人
主权项
地址