发明名称 Gehäuse von integrierten Schaltungen und Herstellungsverfahren.
摘要 An integrated circuit (IC) chap package is formed by extending the overall dimensions of a standard IC on a semiconductor substrate, typically a first silicon wafer, to provide an integral band of semiconductor material therearound on which are formed a series of spaced IC chip input/output pad area extending along the band. A bottom peripheral edge of a discrete cap of the same semiconductor material, e.g. silicon, is sealingly affixed around an inner periphery of the band inboard of the series of pad areas and outboard of the IC active circuit areas, so that the cap interior spacedly covers the active circuit area and the input/output pad areas are exposed. The caps may be made by photolithography and microetching techniques from a second semiconductor wafer of the same type as the IC wafer. Metallization extends on the first wafer from connect pads on the active circuit area to the extended and exposed input/output pad areas exterior of the cap. The IC may be probed for test purposes prior to capping. Use of lead frames, plastic encapsulation processes and a ceramic housing are avoided, while maximizing the use of compatible materials having the same coefficient of thermal expansion. In one embodiment, essentially an "all silicon" package is provided.
申请公布号 DE68920603(T2) 申请公布日期 1995.05.18
申请号 DE1989620603T 申请日期 1989.02.22
申请人 LSI LOGIC CORP., MILPITAS, CALIF., US 发明人 SAHAKIAN, VAHAK K., LOS ALTOS HILLS, CA 94022, US
分类号 H01L21/60;H01L23/02;H01L23/04;H01L23/08;H01L23/14 主分类号 H01L21/60
代理机构 代理人
主权项
地址