发明名称 System and method for routing one operand to arithmetic logic units from fixed register slots and another operand from any register slot
摘要 A multimedia extension unit (MEU) is provided for performing various multimedia-type operations. The MEU can be coupled either through a coprocessor bus or a local CPU bus to a conventional processor. The MEU employs vector registers, a vector ALU, and an operand routing unit (ORU) to perform a maximum number of the multimedia operations within as few instruction cycles as possible. Complex algorithms are readily performed by arranging operands upon the vector ALU in accordance with the desired algorithm flowgraph. The ORU aligns the operands within partitioned slots or sub-slots of the vector registers using vector instructions unique to the MEU. At the output of the ORU, operand pairs from vector source or destination registers can be easily routed and combined at the vector ALU. The vector instructions employ special load/store instructions in combination with numerous operational instructions to carry out concurrent multimedia operations on the aligned operands. In one embodiment, multiple ALUs may each receive one operand from a fixed source register slot location, where the fixed slot location may be different for each ALU. The operand routing may provide another operand from any source register slot location for another input to each respective ALU.
申请公布号 US6009505(A) 申请公布日期 1999.12.28
申请号 US19960759046 申请日期 1996.12.02
申请人 COMPAQ COMPUTER CORP.;ADVANCED MICRO DEVICES, INC. 发明人 THAYER, JOHN S.;THOME, GARY W.;LONGHENRY, BRIAN E.;FAVOR, JOHN G.;WEBER, FREDERICK D.
分类号 G06F9/30;G06F9/302;G06F9/312;G06F9/315;(IPC1-7):G06F17/16 主分类号 G06F9/30
代理机构 代理人
主权项
地址