发明名称 Variable delay circuit
摘要 <p>A variable delay circuit (10) capable of changing delay time includes a latch circuit (13) constituted of a pair of inverters (17,18) cross-coupled to each other and a transistor (16) serving for reducing the voltage difference between the two inputs of the latch circuit (13) based on a control signal (CT) applied thereto. The control signal is also supplied to a pair of transfer gates (14,15) to control the delay time of the variable delay circuit. The latch circuit has two inputs, between which the transistor (16) is coupled, and each of which are coupled to further respective transfer gates' output, at which point a respective buffer (11,12) is coupled to feed the output signals. When the control signal (CT) becomes a high level, the state of the transistor (16) becomes low impedance, so that the voltage difference between the two inputs of the latch circuit (13) is reduced, and so that the state of the latch circuit can be quickly and easily changed with small energy. The variable delay circuit can set a minimum delay time smaller than that of the conventional delay circuit, allowing the variable range of delay time to be greater. <IMAGE></p>
申请公布号 EP0709960(A3) 申请公布日期 1997.03.19
申请号 EP19950307414 申请日期 1995.10.18
申请人 OKI ELECTRIC INDUSTRY CO., LTD. 发明人 YAMADA, HIROYUKI;SEKI, SHOUHEI
分类号 H03K5/13;H03K5/151;(IPC1-7):H03K5/13 主分类号 H03K5/13
代理机构 代理人
主权项
地址
您可能感兴趣的专利