发明名称 Flash EPROM memory cell having increased capacitive coupling
摘要 A flash EPROM cell (10) is disclosed having increased capacitive coupling between a floating gate (28) and a control gate (32). Vertical structural elements (34a and 34b) are formed on field oxide regions (20) on opposing sides of the flash EPROM cell channel 20, in the channel width direction. The structural elements (34a and 34b) include relatively vertical faces. The floating gate (28) conformally cover the channel 20 and the vertical faces of the structural elements (34a and 34b). The control gate (32) conformally covers the floating gate (28). The vertical displacement introduced by the structural elements (34a and 34b) increases the overlap area between the floating gate (28) and the control gate (32) without increasing the overlap area of the floating gate (28) and the channel 20, resulting in increased capacitive coupling between the control gate (32) and the floating gate (28). A process is disclosed which enables the formation of the above structural elements (34a and 34b) with dimensions that are smaller than those normally achievable by the minimum resolution of lithography equipment.
申请公布号 US6166409(A) 申请公布日期 2000.12.26
申请号 US19960713292 申请日期 1996.09.13
申请人 ALLIANCE SEMICONDUCTOR CORPORATION 发明人 RATNAM, PERUMAL;SHRIVASTAVA, RITU
分类号 H01L21/28;H01L29/423;H01L29/788;(IPC1-7):H01L29/788 主分类号 H01L21/28
代理机构 代理人
主权项
地址