摘要 |
A clock design method for low-power RTL(Resistor-Transistor Logic) design and a clock for low-power RTL design are provided to reduce the number of clocks inputted into a flip-flop configuring a register, thereby reducing power consumption due to unnecessary clocks, improving the maximum operation frequency and reducing a design area. A clock design method for low-power RTL(Resistor-Transistor Logic) design comprises the following steps of: inputting an external input signal and a clock signal into a clock gating block(11); generating a salve clock signal from the clock gating block and outputting the generating slave clock signal; and controlling operations of a register(12) by inputting the slave clock signal into the register.
|