发明名称 PROGRAM DEBUG METHOD AND APPARATUS
摘要 The present invention provides for an apparatus employed to debug a program operating in a supplemental processor when the processor's registers are not readable directly by the debugging operation of a main processor. A program operating in main memory halts due to operational errors. The program code lines save to a cache. In the main processor, a pool of memory is reserved. A copy of the data from the nominally inaccessible supplementary processor registers also transfers to the reserved storage area for processing of the program needing debugging. After the program debugging is complete, a copy of the contents of the memory pool is restored to the memory of the target supplemental processor. A copy of the local store register state and remaining local store data returns to main memory.
申请公布号 US2008098264(A1) 申请公布日期 2008.04.24
申请号 US20070959998 申请日期 2007.12.19
申请人 DAY MICHAEL N;MANNING SIDNEY J 发明人 DAY MICHAEL N.;MANNING SIDNEY J.
分类号 G06F11/36;G06F11/00 主分类号 G06F11/36
代理机构 代理人
主权项
地址