发明名称 IC functional and delay fault testing
摘要 An integrated circuit (IC) tester tests an IC having logic blocks that communicate through clocked devices arranged into scan chains. The tester organizes a low-speed IC functional test into a succession of test cycles, each of a uniform test cycle period, and can clock each clocked device up to once per test cycle with adjustable clock signal edge timing. At selected times during the functional test, the tester executes a capture procedure wherein it adjusts clock signal edge timing so that a delay between clocking of the input and output signals of selected logic blocks is less than the test cycle period to determine whether those logic blocks can operate at high frequency without delay faults. The tester executes a scan procedure immediately following each capture procedure to acquire data representing states of logic block output signals to enable the tester to determine whether one or more selected logic blocks experienced delay faults during the capture procedure.
申请公布号 US2007288818(A1) 申请公布日期 2007.12.13
申请号 US20060450941 申请日期 2006.06.08
申请人 WANG HSIN-PO 发明人 WANG HSIN-PO
分类号 G01R31/28 主分类号 G01R31/28
代理机构 代理人
主权项
地址