发明名称 DIGITAL REPETITION RATE CHECK CIRCUIT
摘要 <p>DIGITAL REPETITION RATE CHECK CIRCUIT A pulse repetition rate check circuit of the type which detects when the second of two consecutive pulses from a pulse generator is early or late with respect to a predetermined repetition time period. It includes an early pulse detector, first and second early pulse detector enabling circuits and first and second clocks. Each early pulse detector enabling circuit enables the early pulse detector responsive to its associated clock for a predetermined time so that a second pulse occurring within the predetermined time is detected as an early second pulse. The early pulse detector enabling circuit includes an inhibit arrangement for preventing the enabling of the early pulse detector after it has been once enabled. A steering circuit alternately directs the clocking signals from an oscillator to the clocks responsive to alternate pulses and a clock reset arrangement associated with each clock causes each clock to be reset responsive to the other clock to assure that one clock is always conditioned to act upon the receipt of the next pulse. The pulse repetition rate check circuit also includes first and second late pulse detectors which are coupled to the first and second clocks respectively for providing an error signal indicating that the second pulse is late should the second pulse fail to occur within the predetermined repetition time period.</p>
申请公布号 CA1039366(A) 申请公布日期 1978.09.26
申请号 CA19750237651 申请日期 1975.10.15
申请人 GTE AUTOMATIC ELECTRIC LABORATORIES INCORPORATED 发明人 HORIUCHI, EDWARD M.;SOUTO MARTINS, JOSE V.
分类号 H03K5/19;(IPC1-7):03K3/64;06F11/00 主分类号 H03K5/19
代理机构 代理人
主权项
地址