发明名称 PITCH REDUCTION TECHNOLOGY USING ALTERNATING SPACER DEPOSITIONS DURING THE FORMATION OF A SEMICONDUCTOR DEVICE AND SYSTEMS INCLUDING SAME
摘要 A method for patterning a layer increases the density of features formed over an initial patterning layer using a series of self-aligned spacers. A layer to be etched is provided, then an initial sacrificial patterning layer, for example formed using optical lithography, is formed over the layer to be etched. Depending on the embodiment, the patterning layer may be trimmed, then a series of spacer layers formed and etched. The number of spacer layers and their target dimensions depends on the desired increase in feature density. An in-process semiconductor device and electronic system is also described.
申请公布号 WO2008008338(A3) 申请公布日期 2008.03.20
申请号 WO2007US15729 申请日期 2007.07.09
申请人 MICRON TECHNOLOGY INC.;ZHOU, BAOSUO;ABATCHEV, MIRZAFER, K.;NIROOMAND, ARDAVAN;MORGAN, PAUL, A.;MENG, SHUANG;GREELEY, JOSEPH;COPPA, BRIAN, J. 发明人 ZHOU, BAOSUO;ABATCHEV, MIRZAFER, K.;NIROOMAND, ARDAVAN;MORGAN, PAUL, A.;MENG, SHUANG;GREELEY, JOSEPH;COPPA, BRIAN, J.
分类号 H01L21/033;H01L21/308;H01L21/311 主分类号 H01L21/033
代理机构 代理人
主权项
地址