发明名称 Semiconductor device and method of fabricating the same
摘要 According to example embodiments, a three-dimensional semiconductor device including a substrate with cell and connection regions, gate electrodes stacked on the cell region, a vertical channel structure, pads, a dummy pillar, and first and second semiconductor patterns. The vertical channel structure penetrates the gate electrodes on a lowermost gate electrode and includes a first gate dielectric pattern. The pads extend from the gate electrodes and are stacked on the connection region. The dummy pillar penetrates some of the pads on a lowermost pad and includes a second gate dielectric pattern. The first semiconductor patterns are between the vertical channel structure and the substrate. The second semiconductor patterns are between the dummy pillar and the substrate. The first and second gate dielectric patterns may be on the first and second semiconductor patterns, respectively. The second gate dielectric pattern may cover a whole top surface of the second semiconductor pattern.
申请公布号 US9362306(B2) 申请公布日期 2016.06.07
申请号 US201514980482 申请日期 2015.12.28
申请人 Samsung Electronics Co., Ltd. 发明人 Park Jintaek;Hur Sunghoi;You Jang-Hyun
分类号 H01L29/66;H01L27/115 主分类号 H01L29/66
代理机构 Harness, Dickey & Pierce, P.L.C. 代理人 Harness, Dickey & Pierce, P.L.C.
主权项 1. A method of fabricating a three-dimensional semiconductor device, comprising: alternatingly and repeatedly stacking interlayered insulating layers and sacrificial layers on top of each other on a substrate with a cell region and a connection region; forming a channel hole and dummy hole through the interlayered insulating layers and the sacrificial layers, the channel hole exposing a part of the cell region of the substrate, the dummy hole exposing a part of the connection region of the substrate, the channel hole and the dummy hole being spaced apart from each other; forming first and second semiconductor patterns, the first semiconductor pattern filling a lower portion of the channel hole, the second semiconductor pattern filling a lower portion of the dummy hole; forming a gate dielectric layer in the channel and dummy holes; and forming a first gate dielectric pattern in the channel hole and a second gate dielectric pattern in the dummy hole by anisotropically etching the gate dielectric layer, the first gate dielectric pattern having a spacer shape that covers a sidewall of the channel hole, the first gate dielectric pattern partially exposing a top surface of the first semiconductor pattern in the channel hole, and the second gate dielectric pattern covering a sidewall of the dummy hole and a whole top surface of the second semiconductor pattern in the dummy hole.
地址 Gyeonggi-do KR