发明名称 Recycling Error Bits in Floating Point Units
摘要 A mechanism for recycling error bits in a floating point unit is disclosed. A system of the disclosure includes a memory and a processing device communicably coupled to the memory. In one embodiment, the processing device comprising a floating point unit (FPU) to generate a result value from applying an operation on floating point number inputs to the FPU and generate an error value using the result value. The FPU also writes the result value to a first register of the processing device dedicated to storing results from the operation of the FPU and writes the error value to a second register of the processing device dedicated to storing errors from the operation of the FPU. The second register is separate from the first register.
申请公布号 US2016253235(A1) 申请公布日期 2016.09.01
申请号 US201615149988 申请日期 2016.05.09
申请人 Intel Corporation 发明人 Lu Shih-Lien L.;Naeimi Helia;Nathan Ralph;Sorin Daniel
分类号 G06F11/10;G06F9/30 主分类号 G06F11/10
代理机构 代理人
主权项 1. A system, comprising: a memory; and a processing device communicably coupled to the memory, the processing device comprising a floating point unit (FPU) to: generate a result value from applying an operation on floating point number inputs to the FPU;generate an error value using the result value;write the result value to a first register of the processing device dedicated to storing results from the operation of the FPU; andwrite the error value to a second register of the processing device dedicated to storing errors from the operation of the FPU, wherein the second register is separate from the first register.
地址 Santa Clara CA US