发明名称 Semiconductor memory device and control method thereof
摘要 A semiconductor storage device is disclosed that can lower sense amplifier input potentials to about a half supply potential (VCC/2) to speed up sense amplifier operations. According to one embodiment, a semiconductor storage device (100) may include a pair of digit lines (104 and 106), a memory cell (108) that can place stored data on digit lines (104 and 106), a sense amplifier (112) that may read memory cell data on digit lines (104 and 106), and switching devices (120-a and 120-b) connected between sense amplifier inputs (112-a and 112-b) and digit lines (104 and 106). Digit lines (104 and 106) may be precharged to a high potential. Memory cell data may then be placed on the digit lines (104 and 106). Prior to the activation of the sense amplifier (112) switching devices (120-a and 120-b) may lower the digit line potentials to a level more conducive to sensing by the sense amplifier (112). In this way, a read operation by the sense amplifier (112) may be faster than conventional approaches.
申请公布号 US6331959(B1) 申请公布日期 2001.12.18
申请号 US20000525611 申请日期 2000.03.14
申请人 NEC CORPORATION 发明人 HIROTA TAKUYA
分类号 G11C11/41;G11C7/06;G11C11/419;(IPC1-7):G11C7/00 主分类号 G11C11/41
代理机构 代理人
主权项
地址