发明名称 Phase locked loop circuit
摘要 The present invention provides a PLL circuit containing a loop gain circuit capable of suppressing loop gain variation. This PLL circuit includes a counter that is driven by a voltage controlled oscillator within the PLL circuit, an accumulator (ACL) that accumulates the output of the counter, and a comparison operation circuit block that compares the count value of the ACL and the design value pre-stored in a register, and the loop gain of the PLL circuit is detected taking advantage of the fact that the ACL count value is inversely proportional to the loop gain. Based on the detection result, the loop gain is calibrated by correcting the loop gain with a charge pump current, etc. This allows the PLL circuit to maintain stable loop characteristics that will not affect the characteristics variation of each element constituting the PLL.
申请公布号 US7301405(B2) 申请公布日期 2007.11.27
申请号 US20050202266 申请日期 2005.08.12
申请人 RENESAS TECHNOLOGY CORP. 发明人 KAWABE MANABU;HORI KAZUYUKI;TANAKA SATOSHI;AKAMINE YUKINORI;KASAHARA MASUMI;WATANABE KAZUO
分类号 H03L7/00 主分类号 H03L7/00
代理机构 代理人
主权项
地址