发明名称 Dual-port buffer-to-memory interface
摘要 Methods and apparatus for a memory system using a new memory module architecture are disclosed. In one embodiment, the memory module has two ranks of memory devices, each rank connected to a corresponding one of two 64-bit-wide data registers. The data registers connect to two 64-bit-wide ports of a 128:64 multiplexer/demultiplexer, and a 64-bit-wide data buffer connects to the opposite port of the multiplexer/demultiplexer. A controller synchronizes the operation of the data registers, the multiplexer/demultiplexer, and the data buffer. In an operating environment, the data buffer connects to a memory bus. When a data access is performed, both ranks exchange data signaling with their corresponding data registers during a single data access. At the buffer, the memory bus data transfer occurs in two consecutive clock cycles, one cycle for each rank. This allows the memory bus transfer rate to double for the same memory bus width and memory device speed.
申请公布号 US2002112119(A1) 申请公布日期 2002.08.15
申请号 US20020100312 申请日期 2002.03.13
申请人 INTEL CORPORATION 发明人 HALBERT JOHN B.;DODD JAMES M.;LAM CHUNG;BONELLA RANDY M.;HOLMAN THOMAS J.
分类号 G06F13/16;G11C5/00;G11C5/02;(IPC1-7):G06F12/00 主分类号 G06F13/16
代理机构 代理人
主权项
地址