发明名称 Normalization shift prediction independent of operand substraction
摘要 A pipelined floating point processor including an add pipe for performing floating point additions is described. The add pipe includes a circuit to predict a normalization shift amount from examination of input operands, a circuit to determine the "Sticky bit" from the input operands, and a rounding adder which adds a pair of operands and rounds the result in a single pipeline stage operation. The rounding adder incorporates effects due to rounding in select logic for a series of carry select adders. The adder also aligns the datapath to permit economical storage and retrieval of floating point and integer operands for floating point or conversions operations. The floating point processor also includes in the adder pipeline a divider circuit include a quotient register having overflow quotient bit positions to detect the end of a division operation.
申请公布号 US5867407(A) 申请公布日期 1999.02.02
申请号 US19970955087 申请日期 1997.10.21
申请人 DIGITAL EQUIPMENT CORPORATION 发明人 WOLRICH, GILBERT M.;FISCHER, TIMOTHY C.;ELLIS, JOHN J.
分类号 G06F5/01;G06F7/50;G06F7/57;(IPC1-7):G06F5/01 主分类号 G06F5/01
代理机构 代理人
主权项
地址