发明名称 Process options of forming silicided metal gates for advanced CMOS devices
摘要 Silicide is introduced into the gate region of a CMOS device through different process options for both conventional and replacement gate types processes. Placement of silicide in the gate itself, introduction of the silicide directly in contact with the gate dielectric, introduction of the silicide as a fill on top of a metal gate all ready in place, and introduction the silicide as a capping layer on polysilicon or on the existing metal gate, are presented. Silicide is used as an option to connect between PFET and NFET devices of a CMOS structure. The processes protect the metal gate while allowing for the source and drain silicide to be of a different silicide than the gate silicide. A semiconducting substrate is provided having a gate with a source and a drain region. A gate dielectric layer is deposited on the substrate, along with a metal gate layer. The metal gate layer is then capped with a silicide formed on top of the gate, and conventional formation of the device then proceeds. A second silicide may be employed within the gate. A replacement gate is made from two different metals (dual metal gate replacement) prior to capping with a silicide.
申请公布号 US7326610(B2) 申请公布日期 2008.02.05
申请号 US20050271032 申请日期 2005.11.10
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 AMOS RICKY S.;BUCHANAN DOUGLAS A.;CABRAL, JR. CYRIL;GOUSEV EVGENI P.;KU VICTOR;STEEGEN AN
分类号 H01L21/31;H01L21/768;H01L21/8238 主分类号 H01L21/31
代理机构 代理人
主权项
地址