发明名称 Phase locked loop circuit with digital control.
摘要 <p>A Phase Locked Loop (PLI) circuit (100) includes a control signal generator (20), a digital phase detector (28), logic gates (32,34), a charge pump (36) (charge/discharge circuit), a transmission gate (40), a loop filter (42), a lead-lag filter (44) and a voltage controlled oscillator (VCO) (46). Outputs of the digital phase detector are coupled through the logic gates to inputs of the charge pump. An output of the charge pump is coupled to a capacitor (38) and to a first input/output of the transmission gate. A second input/output of the transmission gate is coupled to an input of the loop filter whose output is coupled to an input of the VCO whose output is coupled to a first input of the digital phase detector. A second input of the digital phase detector is coupled to a source (18) of a reference frequency signal. The control signal generator generates non-overlapping complementary control signals with one of same connected to the logic gates and the other connected to the transmission gate. Accordingly, the electrical path from the digital phase detector to the charge pump through the logic gates is closed and the electrical path from the capacitor to the loop filter is open or vice versa. The loop filter includes an operational amplifier (54) with AC feedback which is controlled by the same signal which controls the logic gates. The PLL circuit is typically formed on a single integrated circuit silicon chip using CMOS technology.</p>
申请公布号 EP0416840(A2) 申请公布日期 1991.03.13
申请号 EP19900309605 申请日期 1990.09.03
申请人 DELCO ELECTRONICS CORPORATION 发明人 KENNEDY, RICHARD ALBERT;ZARABADI, SEYED RAMEZAN;INMAN, STEPHEN LEVERE;GRAVENSTEIN, MARTIN GERARD
分类号 H03L7/089;H03L7/093;H03L7/18 主分类号 H03L7/089
代理机构 代理人
主权项
地址