发明名称 Address controlled sense amplifier overdrive timing for semiconductor memory device
摘要 A dynamic random access memory device having a number of sense amplifier banks (404a-404h) is disclosed. Each sense amplifier bank (404a-404h) has an associated memory array (402a-402h) and supply switch (406a-406h). In a given sense operation, data signals are coupled from a memory array (402a-402h) to its associated sense amplifier bank (404a-404h). Selection of the memory array (402a-402h) is determined by address signals (MS0-MS7). The supply switches (406a-406h) provide a sense amplifier supply voltage at a supply node (708) of its associated sense amplifier bank (404a-404h). At the initial portion of a sense operation, the supply switch (406a-406h) couples the high power supply voltage (VDD) to its associated supply node (708). After a predetermined time period, the supply switch couples a reduced array voltage (VDL) to its associated supply node (708). The switching operation is determined by an overdrive signal (SAOV). The timing of the SAOV signal is based upon the location of the memory array (402a-402h) which is being accessed in the sense operation.
申请公布号 US6166977(A) 申请公布日期 2000.12.26
申请号 US19990272872 申请日期 1999.03.19
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 SAITOH, KEN;WADA, SHOJI
分类号 G11C7/06;G11C7/22;G11C11/4091;(IPC1-7):G11C7/00 主分类号 G11C7/06
代理机构 代理人
主权项
地址