发明名称 Low leakage asymmetric SRAM cell devices
摘要 Asymmetric SRAM cell designs exploiting data storage patterns found in ordinary software programs wherein most of the bits stored are zeroes for data and instruction streams. The asymmetric SRAM cell designs offer lower leakage power with little impact on latency. In asymmetric SRAM cells, selected transistors are "weakened" to reduce leakage current when the cell is storing a zero. Transistor weakening may be achieved by using higher voltage threshold transistors, by varying transistor geometries, or other means. In addition, a novel sense amplifier design is provided that leverages the asymmetric nature of the asymmetric SRAM cells to offer cell read times that are comparable with conventional symmetric SRAM cells. Lastly, cache memory designs are provided that are based on asymmetric SRAM cells offering leakage power reduction while maintaining high performance, comparable noise margins, and stability with respect to conventional cache memories.
申请公布号 US7307905(B2) 申请公布日期 2007.12.11
申请号 US20050524319 申请日期 2005.02.09
申请人 THE GOVERNING COUNCIL OF THE UNIVERSITY OF TORONTO 发明人 NAJM FARID N.;AZIZI NAVID;MOSHOVOS ANDREAS
分类号 G11C7/00;G11C;G11C7/02;G11C7/06;G11C11/00;G11C11/34;G11C11/412 主分类号 G11C7/00
代理机构 代理人
主权项
地址