发明名称 Efficient Utilization of a Multi-Source Network of Control Logic to Achieve Timing Closure in a Clocked Logic Circuit
摘要 A method, system, and computer program product are provided for achieving timing closure in a clocked logic circuit. For each local clock buffer in a set of local clock buffers, a logic synthesis tool determines a clock control signal input from a set of clock control signal inputs that will drive a clock control signal to the local clock buffer at a target frequency such that a first timing constraint may be met. The operation performed by the logic synthesis tool forms a determined clock control signal input. Responsive to the logic synthesis tool determining the determined clock control signal input, the logic synthesis tool couples the local clock buffer to the determined clock control signal input that drives the clock control signal to the local clock buffer at the target frequency to achieve timing closure in the clocked logic circuit.
申请公布号 US2009013206(A1) 申请公布日期 2009.01.08
申请号 US20070772908 申请日期 2007.07.03
申请人 CURLEY LAWRENCE D;ISAKSON JOHN M;METS ARJEN;POUARZ TRAVIS W;ROSSER THOMAS E;TUCKER KRISTEN M 发明人 CURLEY LAWRENCE D.;ISAKSON JOHN M.;METS ARJEN;POUARZ TRAVIS W.;ROSSER THOMAS E.;TUCKER KRISTEN M.
分类号 G06F1/14 主分类号 G06F1/14
代理机构 代理人
主权项
地址