发明名称 High mobility transistors
摘要 An integrated circuit containing an n-channel finFET and a p-channel finFET is formed by forming a first polarity fin epitaxial layer for a first polarity finFET, and subsequently forming a hard mask which exposes an area for a second, opposite, polarity fin epitaxial layer for a second polarity finFET. The second polarity fin epitaxial layer is formed in the area exposed by the hard mask. A fin mask defines the first polarity fin and second polarity fin areas, and a subsequent fin etch forms the respective fins. A layer of isolation dielectric material is formed over the substrate and fins. The layer of isolation dielectric material is planarized down to the fins. The layer of isolation dielectric material is recessed so that the fins extend at least 10 nanometers above the layer of isolation dielectric material. Gate dielectric layers and gates are formed over the fins.
申请公布号 US9496262(B2) 申请公布日期 2016.11.15
申请号 US201414572949 申请日期 2014.12.17
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 Mehrotra Manoj;Machala, III Charles Frank;Wise Rick L.;Niimi Hiroaki
分类号 H01L21/02;H01L21/70;H01L21/8238;H01L21/20;H01L21/36;H01L27/092 主分类号 H01L21/02
代理机构 代理人 Garner Jacqueline J.;Cimino Frank D.
主权项 1. A method of forming an integrated circuit, comprising the steps: providing a substrate comprising a semiconductor material extending to a top surface of said substrate, said semiconductor material comprising crystalline silicon; forming a first hard mask over said substrate so as to expose said substrate in an area for a first polarity finFET and cover said substrate in an area for a second, opposite, polarity finFET; forming a first polarity fin epitaxial layer comprising semiconductor material different from silicon over said substrate in said area exposed by said first hard mask; removing said first hard mask, leaving said first polarity fin epitaxial layer in place; forming a second hard mask over said substrate and said first polarity fin epitaxial layer so as to expose said substrate in said area for said second polarity finFET and cover said first polarity fin epitaxial layer in said area for said first polarity finFET; forming a first buffer comprising germanium on said substrate in said area exposed by said second hard mask; forming a second polarity fin epitaxial layer comprising semiconductor material different from silicon on said first buffer in said area exposed by said second hard mask; removing said second hard mask, leaving said first polarity fin epitaxial layer and said second polarity fin epitaxial layer in place; forming a fin mask over said first polarity fin epitaxial layer and said second polarity fin epitaxial layer which covers an area of said first polarity fin epitaxial layer for a first polarity fin and covers an area of said first polarity fin epitaxial layer for a second polarity fin; removing semiconductor material from said second polarity fin epitaxial layer and said first polarity fin epitaxial layer in areas exposed by said fin mask to leave said second polarity fin and said first polarity fin; removing said fin mask; forming a layer of isolation dielectric material over said substrate, covering said second polarity fin and said first polarity fin; planarizing said layer of isolation dielectric material down to said second polarity fin and said first polarity fin; and recessing said layer of isolation dielectric material to provide an isolation dielectric layer of said integrated circuit, wherein said second polarity fin and said first polarity fin extend at least 10 nanometers above said isolation dielectric layer.
地址 Dallas TX US