发明名称 Memory interface system
摘要 <p>The invention relates to a semiconductor memory device and, more particularly, to an interface system for a semiconductor memory device. The interface includes a transmitter capable of encoding first and second input signals as a plural-bit symbol signal responsive to first and second clocks, respectively, the first clock being out of phase from the second clock. And the interface includes a receiver capable of generating first and second output signals by decoding the symbol signal responsive to third and fourth clocks, respectively. Other embodiments are illustrated and described. &lt;IMAGE&gt; &lt;IMAGE&gt;</p>
申请公布号 EP1469395(A1) 申请公布日期 2004.10.20
申请号 EP20040251339 申请日期 2004.03.09
申请人 SAMSUNG ELECTRONICS CO., LTD. 发明人 CHOI, JUNG-HWAN
分类号 H04L12/20;G06F13/00;G06F13/16;G06F13/42;G11C7/10;G11C7/22;H03M5/02;H04L5/04;H04L25/02;H04L25/49;(IPC1-7):G06F13/00 主分类号 H04L12/20
代理机构 代理人
主权项
地址