发明名称 POLY-SILICON-GERMANIUM GATE STACK AND METHOD FOR FORMING THE SAME
摘要 A CMOS gate stack that increases the inversion capacitance compared to a conventional CMOS gate stack has been described. Using a poly-SiGe gate, instead of the conventional poly-Si gate near the gate dielectric layer, increases the amount of implanted dopant that can be activated. This increase overcomes the polysilicon depletion problem that limits the inversion capacitance in the conventional CMOS gate stack. To integrate the poly-SiGe layer into the gate stack, a thin -Si layer is deposited between the gate dielectric layer and the poly-SiGe layer. To ensure proper salicide formation, a poly-Si layer is capped over the poly-SiGe layer. In order to obtain a fined-grained poly-Si over poly-SiGe, a second -Si layer is deposited between the poly-Si layer and the poly-SiGe layer.
申请公布号 WO2006033838(A3) 申请公布日期 2006.12.21
申请号 WO2005US31953 申请日期 2005.09.07
申请人 APPLIED MATERIALS, INC.;PARANJPE, AJIT;ZHANG, KANGZHAN 发明人 PARANJPE, AJIT;ZHANG, KANGZHAN
分类号 H01L29/49;H01L21/28;H01L29/51 主分类号 H01L29/49
代理机构 代理人
主权项
地址