发明名称 Dual channel finFET with relaxed pFET region
摘要 Fabricating a semiconductor device includes providing a strained semiconductor material (SSM) layer disposed on a dielectric layer, forming a first plurality of fins on the SSOI structure, at least one fin of the first plurality of fins is in a nFET region and at least one fin is in a pFET region, etching portions of the dielectric layer under portions of the SSM layer of the at least one fin in the pFET region, filling areas cleared by the etching, forming a second plurality of fins from the at least one fin in the nFET region such that each fin comprises a portion of the SSM layer disposed on the dielectric layer, and forming a third plurality of fins from the at least one fin in the pFET region such that each fin comprises a portion of the SSM layer disposed on a flowable oxide.
申请公布号 US9496185(B2) 申请公布日期 2016.11.15
申请号 US201514670800 申请日期 2015.03.27
申请人 International Business Machines Corporation;Globalfoundries, Inc.;STMicroelectronics, Inc. 发明人 Cai Xiuyu;Liu Qing;Xie Ruilong;Yeh Chun-Chen
分类号 H01L27/12;H01L21/84;H01L29/78 主分类号 H01L27/12
代理机构 代理人 Cadmus Nicholas L.
主权项 1. A method for fabricating a semiconductor device, comprising: providing a strained silicon on insulator (SSOI) structure, wherein the SSOI structure comprises at least a substrate, a dielectric layer disposed on the substrate, and a strained semiconductor material layer disposed on the dielectric layer; forming a first plurality of fins on the SSOI structure by etching the strained semiconductor material layer down into the dielectric layer, wherein at least one fin of the first plurality of fins is in a nFET region of the SSOI structure and at least one fin of the first plurality of fins is in a pFET region of the SSOI structure; etching portions of the dielectric layer under portions of the strained semiconductor material layer of the at least one fin of the first plurality of fins in the pFET region, leaving a portion of the dielectric layer under portions of the strained semiconductor material layer of the at least one fin of the first plurality of fins in the pFET region; filling, with a flowable oxide, areas cleared by the etching of portions of the dielectric layer under portions of the strained semiconductor material layer of the at least one fin of the first plurality of fins in the pFET region; forming a second plurality of fins from the at least one fin of the first plurality of fins in the nFET region such that each fin of the second plurality of fins comprises a portion of the strained semiconductor material layer disposed on the dielectric layer; and forming a third plurality of fins from the at least one fin of the first plurality of fins in the pFET region such that each fin of the third plurality of fins comprises a portion of the strained semiconductor material layer disposed on the flowable oxide.
地址 Armonk NY US