发明名称 Automatic clock signal phase adjustment in which a pattern including 0's is detected and integrated to effect the phase adjustment
摘要 An automatic clock signal phase adjusting circuit for use with a digital magnetic recording and reproducing apparatus adopting a partial response class IV coding method. The automatic clock signal phase adjusting circuit comprises: a pattern detection circuit for detecting at least one of patterns "1, 0, -1" and "-1, 0, 1" from a reproduced signal; a level detection circuit for detecting the levels of the reproduced signal in effect when the pattern detection circuit detects 0's; a clock reproduction circuit for reproducing a clock signal from the reproduced signal; and a phase adjustment circuit for adjusting the phase of the clock signal reproduced by the clock reproduction circuit based on the output signal from the level detection circuit.
申请公布号 US5852525(A) 申请公布日期 1998.12.22
申请号 US19970800617 申请日期 1997.02.14
申请人 SONY CORPORATION 发明人 SEKI, TAKAHITO;YOSHIOKA, HARUYUKI
分类号 G11B5/008;G11B5/09;G11B20/10;G11B20/14;H04L7/02;H04L7/04;(IPC1-7):G11B5/09 主分类号 G11B5/008
代理机构 代理人
主权项
地址