发明名称 Normally off gallium nitride field effect transistors (FET)
摘要 A heterostructure field effect transistor (HFET) gallium nitride (GaN) semiconductor power device comprises a hetero junction structure comprises a first semiconductor layer interfacing a second semiconductor layer of two different band gaps thus generating an interface layer as a two-dimensional electron gas (2DEG) layer. The power device further comprises a source electrode and a drain electrode disposed on two opposite sides of a gate electrode disposed on top of the hetero junction structure for controlling a current flow between the source and drain electrodes in the 2DEG layer. The power device further includes a floating gate located between the gate electrode and hetero junction structure, wherein the gate electrode is insulated from the floating gate with an insulation layer and wherein the floating gate is disposed above and padded with a thin insulation layer from the hetero junction structure and wherein the floating gate is charged for continuously applying a voltage to the 2DEG layer to pinch off the current flowing in the 2DEG layer between the source and drain electrodes whereby the HFET semiconductor power device is a normally off device.
申请公布号 US9520480(B1) 申请公布日期 2016.12.13
申请号 US201514729396 申请日期 2015.06.03
申请人 Alpha and Omega Semiconductor Incorporated 发明人 Bhalla Anup;Zhu Tinggang
分类号 H01L21/338;H01L29/66;H01L29/10;H01L29/778;H01L29/40;H01L29/417;H01L29/788;H01L29/78;H01L29/20 主分类号 H01L21/338
代理机构 代理人 Lin Bo-In
主权项 1. A method of forming a heterostructure field effect transistor (HFET) gallium nitride (GaN) semiconductor power device comprising: forming a hetero junction structure from a plurality of first semiconductor layers interfacing a plurality of second semiconductor layers having different band gaps to make a plurality of two dimensional gas (2DEG) at the hetero-junctions; forming a source electrode and drain electrode on opposite ends of the 2DEG; forming a floating gate covering over and wrapping around a portion of the 2DEG, between the source and drain electrodes; forming a gate electrode covering over and wrapping around said floating gate and applying an insulation layer to insulate the gate electrode from the floating gate by an insulating layer; and charging the floating gate to deplete the 2DEG for operating the HFET semiconductor device in a normally off condition and turning on the semiconductor power device by applying a voltage to the gate electrode for canceling the charge of the floating gate.
地址 Sunnyvale CA US