发明名称 Compact column redundancy CAM architecture for concurrent read and write operations in multi-segment memory arrays
摘要 A memory system incorporating redundancy utilizes a content addressable memory to monitor addresses during memory accesses. The content addressable memory provides a pointer to an alternate memory location when a previously determined faulty location is requested. Redundant memory cells are accessed by use of column redundancy information output from the content addressable memory. During a memory access cycle a register in the content addressable memory latches a memory address. The content addressable memory decodes the address and produces column redundancy information as an output. The column redundancy information is latched during a period complementary to the memory access cycle. By utilizing complementary memory access phases to latch memory addresses in contrast with a utilization of column redundancy information, a single set of registers may be used. Additionally, concurrent read and write operations are supported.
申请公布号 US7301832(B2) 申请公布日期 2007.11.27
申请号 US20050266501 申请日期 2005.11.03
申请人 ATMEL CORPORATION 发明人 TRINH STEPHEN T.;NGUYEN DIXIE H.
分类号 G11C29/00 主分类号 G11C29/00
代理机构 代理人
主权项
地址