发明名称 Comparator with load signal output connected to timestamp value register
摘要 This invention is time stamping subsystem of an electronic apparatus. A time stamp generator generates a multibit time stamp value including a predetermined number of least significant bits overlapping a predetermined number of most significant bits. Each client receives the least significant bits. Each client associates captured data with a corresponding set of the least significant bits in a message. A central scheduling unit associates most significant bits of the time stamp value with the least significant bits of the message. This associating compares overlap bits of the most significant bits and least significant bits. The most significant bits are decremented until the overlap bits are equal.
申请公布号 US9494648(B2) 申请公布日期 2016.11.15
申请号 US201514968060 申请日期 2015.12.14
申请人 Texas Instruments Incorporated 发明人 Swoboda Gary L.
分类号 G06F21/00;G01R31/317;H04L9/32;G06F21/62;G06F13/40;G06F11/07;G01R31/3177 主分类号 G06F21/00
代理机构 代理人 Bassuk Lawrence J.;Cimino Frank D.
主权项 1. An integrated circuit comprising: (a) a time stamp value register having inputs for time stamp bits n to zero, the inputs being grouped in to a first group of time stamp bits n to m, a second group of time stamp bits m−1 to p, and a third group of time stamp bits p−1 to zero, and having a load input; and (b) comparator circuitry having a first group of inputs coupled only to the second group of time stamp bits m−1 to p, and a second group of inputs coupled only to a forth group of time stamp bits m−1 to p, the comparator circuitry having a load output connected to the load input of the time stamp value register, the comparator circuitry producing a load signal on the load output when the second group of time stamp bits m−1 to p equals the forth group of time stamp bits m−1 to p.
地址 Dallas TX US