发明名称 CLOCK RECOVERY CIRCUIT
摘要 A clock recovery circuit for use with a high-speed data signal having a low signal to noise ratio is disclosed. The circuit includes a first phase locked loop circuit operating in a fast acquisition mode for acquiring the clock from a data signal, a second phase locked loop circuit for operating in a normal mode to recover the clock signal in the digital data signal once the first phase locked loop circuit has acquired the clock from the data signal, and a switch circuit responsive to switch control signals for switching between the first phase locked loop circuit and the second phase locked loop circuit after the first phase locked loop circuit has acquired the digital data signal.
申请公布号 WO02091649(A2) 申请公布日期 2002.11.14
申请号 WO2002US13937 申请日期 2002.05.03
申请人 COREOPTICS, INC. 发明人 DORSCHKY, CLAUS;KUPFER, THEODOR
分类号 H03L7/07;H03L7/095;H03L7/10;H03L7/107;H04L7/00;H04L7/033 主分类号 H03L7/07
代理机构 代理人
主权项
地址