发明名称 DOUBLE DATA RATE TEST INTERFACE AND ARCHITECTURE
摘要 A device test architecture and a reduced device test interface are provided to enable efficient testing of embedded cores and other circuits within devices. The reduced device test interface is achieved using a double data rate (DDR) signaling technique between the tester and the device. The DDR test interface allows the tester to interface to test circuits within the device, such as IEEE 1500 and/or IEEE 1149.1 test circuits, to provide high test data bandwidth to the test circuits using a minimum of test interface signals. The test architecture includes compare circuits that allow for comparison of test response data to be performed within the device. The test architecture further includes a memory for storing the results of the test response comparisons. The test architecture includes a programmable test controller to allow for various test control operations by simply inputting an instruction to the programmable test controller from the external tester. Additional features and embodiments of the device test architecture and reduced test interface are also disclosed.
申请公布号 US2008034262(A1) 申请公布日期 2008.02.07
申请号 US20070774269 申请日期 2007.07.06
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 WHETSEL LEE D.
分类号 G06F11/25;G06F11/273 主分类号 G06F11/25
代理机构 代理人
主权项
地址