发明名称 Thin film transistor substrate and the method thereof
摘要 A thin film transistor array panel includes a gate line, a gate insulating layer that covers the gate line, a semiconductor layer that is disposed on the gate insulating layer, a data line and drain electrode that are disposed on the semiconductor layer, a passivation layer that covers the data line and drain electrode and has a contact hole that exposes a portion of the drain electrode, and a pixel electrode that is electrically connected to the drain electrode through the contact hole. The data line and drain electrode each have a double layer that includes a lower layer of titanium and an upper layer of copper, and the lower layer is wider than the upper layer, and the lower layer has a region that is exposed. The gate insulating layer may have a step shape.
申请公布号 US9443881(B2) 申请公布日期 2016.09.13
申请号 US201414518278 申请日期 2014.10.20
申请人 SAMSUNG DISPLAY CO., LTD. 发明人 Song Jean-Ho;Choi Shin-Il;Hong Sun-Young;Kim Shi-Yul;Lee Ki-Yeup;Youn Jae-Hyoung;Kim Sung-Ryul;Seo O-Sung;Bae Yang-Ho;Choung Jong-Hyun;Yang Dong-Ju;Kim Bong-Kyun;Oh Hwa-Yeul;Hong Pil-Soon;Kim Byeong-Beom;Park Je-Hyeong;Jeong Yu-Gwang;Kim Jong-In;Suh Nam-Seok
分类号 H01L29/04;H01L27/12;H01L29/423;H01L29/45;H01L29/786 主分类号 H01L29/04
代理机构 F. Chau & Associates, LLC 代理人 F. Chau & Associates, LLC
主权项 1. A thin film transistor array panel comprising: a gate line; a gate insulating layer that covers the gate line; a semiconductor layer that is disposed on the gate insulating layer; a data line and drain electrode that are disposed on the semiconductor layer; a passivation layer that covers the data line and drain electrode and has a contact hole that exposes a portion of the drain electrode; and a pixel electrode that is electrically connected to the drain electrode through the contact hole, wherein the data line and drain electrode each have a double layer that includes a lower layer of titanium and an upper layer of copper, and the lower layer is wider than the upper layer, and the lower layer has a region that is exposed, wherein the gate insulating layer has a first portion that has a first thickness and a second portion that has a second thickness that is smaller than the first portion, wherein the pixel electrode overlaps upper surfaces of the first and second portions that are adjacent one another, wherein part of the upper surface of the first portion overlapping the pixel electrode contacts the passivation layer.
地址 Yongin, Gyeonggi-Do KR