发明名称 デジタル位相検出器の低電力で小面積のデジタル積分器
摘要 In an example embodiment, a phase-locked loop circuit may include a first circuitry to receive a reference signal and a source signal. The first circuitry may generate a correction signal for demonstrating a difference in phase between the reference signal and the source signal. The phase-locked loop may include a second circuitry to receive the correction signal. The second circuitry may generate a digital signal for demonstrating a phase-to-digital conversion of the correction signal. The phase-locked loop may include a third circuitry to receive the digital signal. The third circuitry may generate a control signal for demonstrating a converted voltage of the digital signal. The phase-locked loop may include a fourth circuitry to receive the control signal. The fourth circuitry may generate the source signal in response to the control signal.
申请公布号 JP6009657(B2) 申请公布日期 2016.10.19
申请号 JP20150514075 申请日期 2013.05.17
申请人 フィニサー コーポレイション 发明人 グエン、テリン;トロイヤー、スティーブン グレゴリー;ケース、ダニエル ケイ.
分类号 H03L7/093 主分类号 H03L7/093
代理机构 代理人
主权项
地址