发明名称 Programmed I/O ethernet adapter with early interrupts for accelerating data transfer
摘要 In a Local Area Network (LAN) system, an ethernet adapter exchanges data with a host through programmed I/O (PIO) and FIFO buffers. The receive PIO employs a DMA ring buffer backup so incoming packets can be copied directly into host memory when the PIO FIFO buffer is full. The adapter may be programmed to generate early receive interrupts when only a portion of a packet has been received from the network, so as to decrease latency. The adapter may also be programmed to generate a second early interrupt so that the copying of a large packet to the host may overlap reception of the packet end. The adapter may also be programmed to begin packet transmission before the packet is completely transferred from the host to the adapter, which further reduces latency. The minimal latency of the adapter allows it to employ receive and transmit FIFO buffers which are small enough to be contained within RAM internal to an Application Specific Integrated Circuit (ASIC) containing the transceiver, ethernet controller, FIFO control circuitry and the host interface as well.
申请公布号 US5872920(A) 申请公布日期 1999.02.16
申请号 US19950503797 申请日期 1995.07.18
申请人 3COM CORPORATION 发明人 HAUSMAN, RICHARD;SHERER, PAUL WILLIAM;RIVERS, JAMES P.;ZIKMUND, CYNTHIA;CONNERY, GLENN W.;STROHL, NILES E.;REID, RICHARD S.
分类号 G06F13/00;G06F13/38;H04L12/413;H04L12/56;H04L29/10;(IPC1-7):G06F13/00;G06F13/32 主分类号 G06F13/00
代理机构 代理人
主权项
地址