发明名称 Expandable interconnect structure for FPGAS
摘要 The programmable interconnect points (PIPS) associated with each tile of an FPGA are programmed in response to configuration data values stored in an array of configuration memory cells. Configuration memory cells that control the configuration of the interconnect structure of the tile are located in a rectangular block within the array. For example, the configuration memory cells that control the configuration of the interconnect structure may be located in several rows of the array. This configuration enables the interconnect structure of the tile to be easily modified. To add more interconnect lines to the FPGA, the additional interconnect lines and their associated PIPs are added to the interconnect structure, and the configuration memory cells required to program the PIPs are added as additional rows in the configuration memory cell array. The pattern of configuration memory cells remains unchanged, except for the added rows of configuration memory cells. As a result, the stream of configuration data values required to program the original FPGA is compatible with the stream of configuration data values required to program the FPGA having the expanded interconnect 'structure.
申请公布号 US6396303(B1) 申请公布日期 2002.05.28
申请号 US19990361790 申请日期 1999.07.27
申请人 XILINX, INC. 发明人 YOUNG STEVEN P.
分类号 H03K19/173;H03K19/177;(IPC1-7):H03K19/177 主分类号 H03K19/173
代理机构 代理人
主权项
地址