发明名称 APPARATUS AND METHOD FOR DISTRIBUTING A CLOCK SIGNAL ON A LARGE SCALE INTEGRATED CIRCUIT
摘要 A semiconductor chip includes a plurality of regional clock distribution nodes located on the semiconductor chip; a plurality of clock buffers, each including a delay lock loop (DLL) circuit providing a DDL function and each being operable to produce a respective output clock signal from an associated input clock signal in accordance with the DLL function, the outputs of an Nth level subset of the plurality of clock buffers being coupled to respective ones of the plurality of regional clock distribution nodes; and a plurality of phase detectors, each being operable to produce a respective error signal indicative of phase differences between the output clock signals of at least two of the regional clock distribution nodes, wherein the DDL circuits of the Nth subset of clock buffers adjust the respective output clock signals in accordance with the respective error signals such that the output clock signals of the regional clock distribution nodes are substantially coincident.
申请公布号 US2002167857(A1) 申请公布日期 2002.11.14
申请号 US20010929633 申请日期 2001.08.14
申请人 MAGOSHI HIDETAKA 发明人 MAGOSHI HIDETAKA
分类号 G06F1/10;G11C7/22;H03K5/15;H03L7/07;H03L7/08;H03L7/081;(IPC1-7):G11C7/00 主分类号 G06F1/10
代理机构 代理人
主权项
地址