发明名称 PLANAR DEVICE ON FIN-BASED TRANSISTOR ARCHITECTURE
摘要 Techniques are disclosed for forming a planar-like transistor device on a fin-based field-effect transistor (finFET) architecture during a finFET fabrication process flow. In some embodiments, the planar-like transistor can include, for example, a semiconductor layer which is grown to locally merge/bridge a plurality of adjacent fins of the finFET architecture and subsequently planarized to provide a high-quality planar surface on which the planar-like transistor can be formed. In some instances, the semiconductor merging layer can be a bridged-epi growth, for example, comprising epitaxial silicon. In some embodiments, such a planar-like device may assist, for example, with analog, high-voltage, wide-Z transistor fabrication. Also, provision of such a planar-like device during a finFET flow may allow for the formation of transistor devices, for example, exhibiting lower capacitance, wider Z, and/or fewer high electric field locations for improved high-voltage reliability, which may make such devices favorable for analog design, in some instances.
申请公布号 US2016276346(A1) 申请公布日期 2016.09.22
申请号 US201615167006 申请日期 2016.05.27
申请人 INTEL CORPORATION 发明人 HAFEZ WALID M.;VANDERVOORN PETER J.;JAN CHIA-HONG
分类号 H01L27/088;H01L29/16;H01L29/161;H01L21/8234 主分类号 H01L27/088
代理机构 代理人
主权项 1. An integrated circuit comprising: a semiconductor substrate having a plurality of fins extending from a surface thereof; a semiconductor body formed over a first sub-set of the plurality of fins and having a planar surface, wherein the semiconductor body merges the first sub-set of fins; and a first gate body formed over the planar surface of the semiconductor body.
地址 Santa Clara CA US