发明名称 MICROELECTRONIC SUBSTRATES HAVING COPPER ALLOY CONDUCTIVE ROUTE STRUCTURES
摘要 Microelectronic substrates having copper alloy conductive routes to reduce warpage due to differing coefficient of thermal expansion of the components used to form the microelectronic substrates. In one embodiment, the conductive routes of the microelectronic substrate may comprise an alloy of copper and an alloying metal of tungsten, molybdenum, or a combination thereof. In another embodiment, the conductive routes of the microelectronic substrate may comprise an alloy of copper, an alloying metal of tungsten, molybdenum, or a combination thereof, and a co-deposition metal of nickel, cobalt, iron, or a combination thereof. In still another embodiment, the copper alloy conductive routes may have copper concentrations which are graded therethrough, which may enable better pattern formation during a subtractive etching process used to form the copper alloy conductive routes.
申请公布号 WO2016093799(A1) 申请公布日期 2016.06.16
申请号 WO2014US69230 申请日期 2014.12.09
申请人 INTEL CORPORATION 发明人 MAY, ROBERT ,A.;BOYAPATI, SRI RANGA SAI;ALUR, AMRUTHAVALLI, P.;SOBIESKI, DANIEL, N.
分类号 H05K3/46;H01L23/12 主分类号 H05K3/46
代理机构 代理人
主权项
地址