发明名称 High performance vias for vertical IC packaging
摘要 A semiconductor device (1), a microelectromechanical system package and a method of making the same utilize high performance vias for vertical IC packaging. A semiconductor die (2) of the device/package has a substrate (3) with integrated circuitry (4) formed on a front side of the substrate. A metal bonding pad (5) overlies the substrate on the front side of the substrate and is electrically connected to the integrated circuitry. A solder bump (11) is located on the metal bonding pad. An electrically conductive via (10) extends through the substrate from the metal bonding pad to a back side of the substrate where the via forms a side wall of a via hole. A plurality of the substrates are stacked on one another with the outer end of the solder bump of one substrate fitting within the via hole of an adjacent substrate. During reflow soldering, surface tension forces of the molten solder bump self-align the substrates. <IMAGE>
申请公布号 EP1429388(B1) 申请公布日期 2007.07.18
申请号 EP20030017796 申请日期 2003.08.04
申请人 NORTHROP GRUMMAN CORPORATION 发明人 AKERLING, GERSHON;ANDERSON, JAMES M.;UPTON, ERIC L.
分类号 H01L23/52;H01L25/065;H01L21/3205;H01L21/60;H01L23/48;H01L25/07;H01L25/18 主分类号 H01L23/52
代理机构 代理人
主权项
地址