发明名称 Branching Memory-Bus Module with Multiple Downlink Ports to Standard Fully-Buffered Memory Modules
摘要 A branching memory-bus module has one uplink port and two or more downlink ports. Frames sent downstream by a host processor are received on the uplink port and repeated to the multiple downlink ports to two or more branches of memory modules. Frames sent upstream to the processor by a memory module on a downlink port are repeated to the uplink port. A branching Advanced Memory Buffer (AMB) on the branching memory-bus module has re-timing and re-synchronizing buffers that repeat frames to the multiple downlink ports. Elastic buffers can merge and synchronize frames from different downlink branches. Separate northbound and southbound lanes may be replaced by bidirectional lanes to reduce pin counts. Latency from the host processor to the farthest memory module is reduced by branching compared with a serial daisy-chain of fully-buffered memory modules. Point-to-point bus segments have only two endpoints despite branching by the branching AMB.
申请公布号 US2008222367(A1) 申请公布日期 2008.09.11
申请号 US20080115200 申请日期 2008.05.05
申请人 RAMON CO 发明人 CO RAMON S.
分类号 G06F12/00 主分类号 G06F12/00
代理机构 代理人
主权项
地址