发明名称 Low inductance power distribution system for an integrated circuit chip
摘要 A low impedance electrical pathway from decoupling capacitance located on a circuit board to an integrated circuit chip. The integrated circuit includes multiple power and ground C4 bumps and is positioned on a first side of an integrated circuit carrier which is positioned on a first side of a circuit board. The integrated circuit carrier includes lateral conductors such as voltage and ground power planes. Power and ground carrier vias extend from the voltage and ground power planes, respectively, to the first side of the carrier, and power and ground subgroups of carrier vias extend from the voltage and ground power planes, respectively, to power and ground solder balls on a second side of the carrier. The circuit board includes power and ground plated through holes extending from contact pads on the first side of the circuit board to contact pads on a second side of the circuit board. Decoupling capacitors are positioned on the second side of the circuit board. The decoupling capacitors have positive and negative electrodes are electrically coupled to the power and ground plated through holes respectively. The C4 power and ground bumps, the power and ground carrier vias, the power and ground carrier via subgroups, the power and ground solder balls, the contact pads, the power and ground plated through holes, and the positive and negative electrodes are arranged in anti-parallel tessellations to reduce the inductance of a loop circuit from the decoupling capacitors to the integrated chip circuit.
申请公布号 US8198723(B1) 申请公布日期 2012.06.12
申请号 US20040003566 申请日期 2004.12.03
申请人 HERRELL DENNIS J.;DOLBEAR THOMAS P.;ADVANCED MICRO DEVICES, INC. 发明人 HERRELL DENNIS J.;DOLBEAR THOMAS P.
分类号 H01L23/52;H01L23/498;H01L23/50;H05K1/02;H05K1/11 主分类号 H01L23/52
代理机构 代理人
主权项
地址
您可能感兴趣的专利