发明名称 Semiconductor device
摘要 A semiconductor device includes: metal collector layer on backside, P-type collector layer, N-type field stop layer, N-drift layer and N-type CS layer within the N-drift layer near the top side. Multiple trench structures are formed by polysilicon core and gate oxide layer near the front side. There are active cells and plugged cells on top of the device. The polysilicon cores of the trenches in the active cells are connected to the gate electrode, and the polysilicon cores of the trenches in the plugged cells are connected to the emitter electrode. There are N+ region and P+ region in active cells, and they are connected to metal emitter layer through the window in the insulation layer. There are P-well regions in both active cells and plugged cells. The P-well regions in active cells are continuous and connected to emitter electrode through P+ region. The P-well regions in plugged cells are divided by N-drift layer, forming discontinuous P-type regions along the direction of trenches. And each P-well region in plugged cells is either electrically floating or connected to the emitter electrode.
申请公布号 US9478649(B2) 申请公布日期 2016.10.25
申请号 US201615016258 申请日期 2016.02.04
申请人 Changzhou ZhongMin Semi-Tech Co., Ltd 发明人 Li Yuzhu
分类号 H01L29/739;H01L21/306;H01L21/04;H01L21/02;H01L21/311;H01L21/308;H01L29/06;H01L23/532;H01L29/16;H01L29/20;H01L29/423;H01L29/49;H01L29/08;H01L29/10 主分类号 H01L29/739
代理机构 代理人 Sherman Edward S.
主权项 1. A semiconductor device having a front side and a back side opposing the front side, which comprises: a) a metal collector layer on the backside, b) a layered semiconductor material disposed on the metal collector layer being selectively doped to provide; i. a first P-type collector layer disposed on the metal collector layer,ii. an N-type field stop layer disposed on the P-type collector layer; andiii. a lightly doped N-type drift layer disposed on the N-type stop layer,iv. an N-type CS layer disposed within the N-type drift layer close to front side, c) a plurality of trenches having a conductive core that is surrounded by gate oxide layer, that extend at least partially within the N-drift layer and N-type CS layer; wherein some of the trenches having conductive cores connected to emitter electrode and bounding the region proximal to the front side of the device into a plugged cell region; wherein the rest of the region proximal to the front side of the device forms an active cell region and the conductive core of trenches in the active cell region is connected to gate electrode, d) an insulation layer at least partially covering the N-drift layer and the trenches formed therein, e) a metal emitter layer disposed on the insulation layer and connected through a window in the insulation layer to the active cells region, which comprises: i. one or more N+ region alternating with a plurality of P+ regions,ii. a first P-well region disposed between the alternating N+ and P+ regions and the N-type CS layer, the first P-well regions in active cells being continuous and connected to the metal emitter electrode through the P+ regions, f) wherein the plugged cell region comprises one or more second P-well regions that are discontinuous and each second P-well region is either electrically floating or connected to the emitter electrode.
地址 Changzhou CN