发明名称 A GLITCH-FREE CLOCK SIGNAL MULTIPLEXER CIRCUIT AND METHOD OF OPERATION THEREOF
摘要 Techniques for the design and use of a digital signal processor, including (but not limited to) for processing transmissions in a communications (e.g., CDMA) system. Reduced glitch occurs in switching from a first clock input to a second clock input driving a clock multiplexer. The clock multiplexer receives a first clock input and provides a clock output and determines a low phase output level in the clock output in response to a low phase input level in the first clock output. For a limited period of time, a low phase output level is forced irrespective of the phase level of the first clock input signal. The clock multiplexer receives a second clock input and determines a low phase input level in the second clock input signal. Switching to providing the clock output in response to the second clock input occurs during the low phase input level in the second clock input signal. Then, the output of the clock multiplexer follows the phase level of the second clock signal.
申请公布号 WO2007147017(A3) 申请公布日期 2008.02.28
申请号 WO2007US71147 申请日期 2007.06.13
申请人 QUALCOMM INCORPORATED;SAINT-LAURENT, MARTIN;ZHANG, YAN 发明人 SAINT-LAURENT, MARTIN;ZHANG, YAN
分类号 H04L7/02;G06F1/08;H03K5/1252;H04L7/00 主分类号 H04L7/02
代理机构 代理人
主权项
地址
您可能感兴趣的专利