发明名称 Digital PLL circuit
摘要 A PLL circuit comprises a delay control signal generator for increment/decrement of a delay control signal based on a phase lead/lag of an internal clock signal with respect to a reference clock signal, a variable delay circuit for delaying the reference clock signal based on the delay control signal to generate the internal clock signal, and an enable signal generator for retarding the delay control signal generator to increment or decrement the delay control signal for a time length corresponding to the amount of the phase error.
申请公布号 US6157690(A) 申请公布日期 2000.12.05
申请号 US19980048883 申请日期 1998.03.26
申请人 NEC CORPORATION 发明人 YONEDA, SATOSHI
分类号 H03L7/06;G06F1/10;G11C11/407;H03L7/00;H03L7/08;H03L7/081;H03L7/089;(IPC1-7):H03D3/24 主分类号 H03L7/06
代理机构 代理人
主权项
地址