发明名称 DUAL METAL GATE ELECTRODE SEMICONDUCTOR FABRICATION PROCESS AND STRUCTURE THEREOF
摘要 <p>A semiconductor fabrication process includes patterning a first gate electrode layer (112) overlying a gate dielectric (110). A second gate electrode layer (120) is formed overlying the first gate electrode layer and the gate dielectric. Portions of the second gate electrode layer overlying the first gate electrode layer are removed until the first and second gate electrode layers have the same thickness. A third gate electrode layer (130) may be formed overlying the first and second gate electrode layers. The first gate electrode layer (112) may comprise TiN and reside primarily overlying PMOS regions while the second gate electrode layer (120) may comprise TaC or TaSiN and primarily overlie NMOS regions. Removing portions of the second gate electrode layer (120) may include performing a chemical mechanical process (CMP) without masking the second gate electrode layer or forming a resist mask and etching exposed portions of the second gate electrode layer (120).</p>
申请公布号 WO2006104549(A1) 申请公布日期 2006.10.05
申请号 WO2006US02648 申请日期 2006.01.25
申请人 FREESCALE SEMICONDUCTOR, INC.;WHITE, TED R.;ADETUTU, OLUBUNMI O.;JONES, ROBERT E. 发明人 WHITE, TED R.;ADETUTU, OLUBUNMI O.;JONES, ROBERT E.
分类号 H01L21/302;H01L21/336;H01L21/461;H01L21/8238;H01L27/01;H01L27/12;H01L29/76;H01L29/94;H01L31/0392;H01L31/062;H01L31/113;H01L31/119 主分类号 H01L21/302
代理机构 代理人
主权项
地址
您可能感兴趣的专利